update=Mon 22 Apr 2019 19:46:43 CEST version=1 last_client=kicad [cvpcb] version=1 NetITyp=0 NetIExt=.net PkgIExt=.pkg NetDir= LibDir= NetType=0 [cvpcb/libraries] EquName1=devcms [general] version=1 [eeschema] version=1 LibDir= [pcbnew] version=1 PageLayoutDescrFile= LastNetListRead=rpi-amp.net CopperLayerCount=2 BoardThickness=1.6 AllowMicroVias=0 AllowBlindVias=0 RequireCourtyardDefinitions=0 ProhibitOverlappingCourtyards=1 MinTrackWidth=0.2 MinViaDiameter=0.6 MinViaDrill=0.35 MinMicroViaDiameter=0.5 MinMicroViaDrill=0.09999999999999999 MinHoleToHole=0.25 TrackWidth1=0.25 TrackWidth2=0.25 TrackWidth3=0.4 TrackWidth4=0.5 TrackWidth5=0.8 TrackWidth6=1 ViaDiameter1=0.7 ViaDrill1=0.35 ViaDiameter2=0.7 ViaDrill2=0.35 dPairWidth1=0.2 dPairGap1=0.25 dPairViaGap1=0.25 SilkLineWidth=0.15 SilkTextSizeV=1 SilkTextSizeH=1 SilkTextSizeThickness=0.15 SilkTextItalic=0 SilkTextUpright=1 CopperLineWidth=0.09999999999999999 CopperTextSizeV=1 CopperTextSizeH=1 CopperTextThickness=0.2 CopperTextItalic=0 CopperTextUpright=1 EdgeCutLineWidth=0.09999999999999999 CourtyardLineWidth=0.05 OthersLineWidth=0.12 OthersTextSizeV=1 OthersTextSizeH=1 OthersTextSizeThickness=0.15 OthersTextItalic=0 OthersTextUpright=1 SolderMaskClearance=0 SolderMaskMinWidth=0.25 SolderPasteClearance=0 SolderPasteRatio=-0 [pcbnew/Netclasses] [pcbnew/Netclasses/1] Name=Power Clearance=0.2 TrackWidth=0.8 ViaDiameter=1 ViaDrill=0.7 uViaDiameter=0.5 uViaDrill=0.1 dPairWidth=0.2 dPairGap=0.25 dPairViaGap=0.25 [schematic_editor] version=1 PageLayoutDescrFile= PlotDirectoryName= SubpartIdSeparator=0 SubpartFirstId=65 NetFmtName= SpiceAjustPassiveValues=0 LabSize=50 ERC_TestSimilarLabels=1